

#### 01205241 Digital Circuit and Logic Design

#### Academic Year 2020, First Semester

#### Mini Project 2

#### **Combinational Logic Circuit Design**

#### Present to

Asst.Prof. Dusit Thanapatay

#### Presented to

Miss Areeya Yiampanomkhun 6210554709 (sec 450)

Mr. Krit Jaithawin 6210554717 (sec 450)

Mr. Jakkaphob Kongthanarith 6210554725 (sec 450)

|       | Option |                 | Neat&  | Presentation | Report (25%) |             |           |      |
|-------|--------|-----------------|--------|--------------|--------------|-------------|-----------|------|
| work  | Bonus  | Option Detail   | Safety | Q&A          | Method       | Item&prices | Prob&Soln | Neat |
| (50%) | (20%)  | (Add or reduce) | (10%)  | (15%)        | (15%)        | (3%)        | (5%)      | (2%) |
|       |        |                 |        |              |              |             |           |      |
|       |        |                 |        |              |              |             |           |      |
|       |        |                 |        |              |              |             |           |      |

## **PREFACE**

This report are part of secound digital project in subject Digital Circuits and Logic Design semester 1/2020 sec 450 presented to Asst prof Dusit Thanapatay. We describe the project process and how can it work. We build 3 modes in this project which begins with ready mode, input mode and display mode.

Areeya Yiampanomkhun

Krit Jaithawin

Jakkaphob Kongthanarith

## Index

| -preface      | 2 |
|---------------|---|
| -ready mode   | 3 |
| -input mode   | 4 |
| -display mode | 5 |

## Ready Mode

- -When turn on the power , The circuit begins with  $\ ready\ mode$
- -In this mode , all 4 digits of seven-segment display start blinking 1 Hz of "0000" three times
- -After that show "0000" without blinking until there is some assert input.



#### Code working process:

- Deferment clock form 10 Hz to 1 Hz (1 Hz = 1 sec)
- Count CLK until complete output blinking 3 times then CLK become 10 MHz

(Main Module)

```
`timescale lns / lps
3
    module seven_segment_count(
    input clk, // Main Clock 25 MHz
5
    input btnU, btnL, btnR, btnD, btnC,
    output [6:0]seg,
8
    output [3:0]an
       );
10
    wire [15:0] out_hex;
11
    reg [15:0] i_hex;
12
    reg [15:0] o hex;
13
    reg [15:0] main_hex;
14
    wire [15:0] oo_hex;
15
16
    wire switch;
17
    req clr;
18
    reg [1:0] state = 2'b00;
19
    wire w_Switch_5;
20
21
    // apply ok BTN to the center botton
22 Debounce_Switch Debounce_Switch_C
23
    (.i_Clk(clk),
24
    .i_Switch(btnC),
25
    .o_Switch(w_Switch_5));
26
27 | Clock_divider display_blink (
28
        .clk(clk),
29
        .divided_clk(switch)
30
    );
31
32 | Seven_Segment_counter ready_and_input (
33
    .clk(clk),
34
    .btnU(btnU),
35
    .btnL(btnL),
36 | .btnR(btnR),
37
    .btnD(btnD),
38
    .out_hex(out_hex)
39
40
41
42
    always@ (posedge clk)
43
```

First we have to declare CLK, all of tool, input and output

#### (Code: Blink)

```
3
     module Clock_divider(
 4
     input wire clk,
 5
     output reg divided_clk);
 6
 7
     localparam divider_value = 49999999;
 8
     integer Round c = 0;
 9
     integer Value of counter = 0;
10
11
     always@ (posedge clk)
12
     begin
13
         if (Value of counter == divider value)
14
             begin
15
              Value of counter <= 0;
              Round c<=Round c+1;
16
17
              end
18
         else
19
              Value of counter <= Value of counter+1;
20
     end
21
22
     always@ (posedge clk)
23
     begin
     if(Round_c <= 5)
24
25
         begin
26
         if (Value_of_counter == divider_value)
              divided clk <= ~divided clk;
27
28
         else
29
              divided clk <= divided clk;
30
         end
         else if (Round c>6)
31
32
              divided clk = 1;
33
     end
     endmodule
34
35
```

When we execute the program by clicking 'Program Device' the program will run while checking the 'Value\_of\_Counter' valuable, if it reached the value we set (aka 'Divider\_value' variable) it will opposite it current state (if the light is on, it will be turned off, on the other hand, if it off it will be turned on) and resetting itself back to 0 will increase value of 'Round\_c' by 1., otherwise, it will increase value of 'Value\_of\_counter' by 1. This operation will continue until variable 'Round\_c' value is higher than 6.

#### (Code: Seven segment display)

```
`timescale lns / lps
      module Display7(
     input [15:0] dec,
5 | input clk,
     input clr,
     input on off,
     output reg [6:0] seg,//LED on seven segment
9 output reg [3:0] an//we use 7-segment 4 bit
10 ;
11
     wire [1:0] refresh;
12
13
     reg [3:0] digit;
14
     wire [3:0] an_en;
15
     reg [19:0] clkdiv;
16
17
     assign refresh = clkdiv[19:18];
     assign an_en = 4'bllll; // all turned off from the start
18
19
20
     // quad 4to1 MUX.
21
     always @(posedge clk)// or posedge clr)
22
23
     case (refresh)
24
     0:digit = dec[3:0]; // 00 -->0
25
     1:digit = dec[7:4]; // 01 -->1
     2:digit = dec[11:8]; //10 -->2
27
     3:digit = dec[15:12]; //11 -->3
28
29
     default:digit = dec[3:0];
31
     endcase
32
33
     always @(*)
34
35
     case (digit)
36
     0:seg = 7'b1000000;//0000
     1:seg = 7'b1111001;//0001
37
38 | 2:seg = 7'b010010;//0010

39 | 3:seg = 7'b0110000;//0011
     1.eeg - 7.b0011001.//0100
```

```
39 | 3:seg = 7'b0110000;//0011
40 | 4:seg = 7'b0011001;//0100
    5:seg = 7'b0010010;//0101
     6:seg = 7'b0000010;//0110
     7:seg = 7'b1111000;//0111
     8:seg = 7'b0000000;//1000
     9:seg = 7'b0010000;//1001
47
     default: seg = 7'b00000000;
48
49
     endcase
50
51
52
     always @(*)begin
     an=4'bll11; //chage from 1111 to 0000
53
54
     if(an_en[refresh] == 1 && on_off == 1)
55
     an[refresh] = 0;
     else if(on_off == 0)
     an=4'b1111;
     always @(posedge clk or posedge clr) begin//clkdiv
60
61
     if ( clr == 1)
     clkdiv <= 0;
62
63
     else
64
     clkdiv <= clkdiv+1;
65
     end
66
67 | endmodule
```

This code is use for display the seven segment.

## **Input Mode**

When there is asserted input (S1,S2,S3,S4) the circuit changes into **input mode** for each time when S1,S2,S3 or S4 is pressed, the 7-segment D1,D2,D3 and D4 shows 1 increment on its place in counting order 0-9 numbers

#### Working process:

- Build the debounce module for protect noise between press switch no error
- Build the variable to keep the data.



When we press the button, value of bit will be increased by 1, starting from 0. When the value increased to max(9). Pressing the button again will make it turn back to 1. This also applied to another button except the center button.

#### (Code: Debounce)

```
`timescale lns / lps
    module Debounce Switch
3     (input i_Clk, input i_Switch, output o_Switch);
5 parameter c_DEBOUNCE_LIMIT = 250000; // 10 ms at 25 MHz
7 |
    reg [17:0] r_Count = 0;
8 | reg r State = 1'b0;
10 always @(posedge i_Clk)
11 begin
12 💭
13 \stackrel{\triangle}{\cap} if (i_Switch !== r_State && r_Count < c_DEBOUNCE_LIMIT)
14 | r_Count <= r_Count + 1;
15
16 // End of counter reached, switch is stable, register it, reset cou
17 | else if (r Count == c DEBOUNCE LIMIT)
19 r_State <= i_Switch; //same state
20 r_Count <= 0;//reset counter
21
22
23 | else
24 | r_Count <= 0;// just reset
25
26 | assign o_Switch = r_State;
27
28
    endmodule
```

This program will erase all the noise that may cause an accident to programs, making it display the wrong input we expect.

#### (Code: Seven segment counter)

```
`timescale lns / lps
      module Seven_Segment_counter
 4 | (input clk, //25 MHz
      input btnU,btnL,btnR,btnD,
 6 output reg [15:0] out_hex
 8 🗎 );
9 wire switch;
10 reg clr;
12 wire w_Switch_1;
      wire w_Switch_3;
    wire w_Switch_4;
reg r_Switch_1 = 1'b0;
reg r_Switch_2 = 1'b0;
15
    reg r_Switch_4 = 1'b0;
18
19
      reg [3:0] r_Count2 = 4'b0000;
reg [3:0] r_Count3 = 4'b0000;
22
23
      reg [3:0] r_Count4 = 4'b0000;
27
28
      Debounce_Switch Debounce_Switch_U
      (.i Clk(clk),
      .i_Switch(btnU),
30
      .o_Switch(w_Switch_1));
32 Debounce_Switch Debounce_Switch_R
33
    (.i_Clk(clk),
34 .i Switch(btnR),
    .o_Switch(w_Switch_2));
36
    Debounce_Switch Debounce_Switch_D
38 (.i_Clk(clk),
39 .i_Switch(btnD),
40 .o_Switch(w_Switch_3));
42 Debounce_Switch Debounce_Switch_L
43 (.i_Clk(clk),
44 .i_Switch(btnL),
45
46
    .o_Switch(w_Switch_4));
// Furpose: When Switch is pressed, increment count.
// When counter gets to 9, turn to 0 again.
// When counter gets to 9, turn to 0 again.
// always @(posedge clk)
50 🖨 begin
51 @ r_Switch_1 <= w_Switch_1;
52 | r_Switch_2 <= w_Switch_2;
53 | r_Switch_3 <= w_Switch_3;
54 | r_Switch_4 <= w_Switch_4;
      // Increment Count when switch is pushed down
57
    if (w_Switch_1 == 1'b1 && r_Switch_1 == 1'b0)
          begin
59
          if (r_Count1 == 9)
          r_Count1 <= 0;
60
          r_Count1 <= r_Count1 + 1;
end</pre>
62 :
64 | 65 | e]se if /w Switch 2 == 1'hl && r Switch 2 == 1'h01
```

```
if (r_Count2 == 9)
68
               r Count2 <= 0;
          r_Count2 <= r_Count2 + 1;
end
69
70
73 | else if (w_Switch_3 == 1'bl && r_Switch_3 == 1'b0)
74
75
76
          if (r_Count3 == 9)
              r_Count3 <= 0;
77
78
79
          else
          r_Count3 <= r_Count3 + 1;
end
80
81 else if (w_Switch_4 == 1'bl && r_Switch_4 == 1'b0)
         begin
          if (r_Count4 == 9)
83
84
              r_Count4 <= 0;
         r_Count4 <= r_Count4 + 1;
end
85
86
88 end
89 reg
      reg [3:0] numl;
91
92
      always @(*)
      begin
93
      if ((btnU==1) || (btnL==1) || (btnR==1) ||(btnD==1))
     out_hex[3:0] = r_Count1;
out_hex[7:4] = r_Count2;
out_hex[11:8] = r_Count3;
out_hex[15:12] = r_Count4;
94
96
97
99 end
```

This part make program remember which button we want to inscribe our data at.

### (Code: Debounce switch)

```
`timescale lns / lps
2 module Debounce_Switch
3
   (input i_Clk, input i_Switch, output o_Switch);
 4
5 parameter c_DEBOUNCE_LIMIT = 250000; // 10 ms at 25 MHz
7 reg [17:0] r_Count = 0;
8 reg r_State = 1'b0;
10 always @(posedge i_Clk)
11 | begin
12 □
13 \(\hat{o}\) if (i_Switch !== r_State && r_Count < c_DEBOUNCE_LIMIT)
14 | r_Count <= r_Count + 1;
15
16 // End of counter reached, switch is stable, register it, reset counter
17 | else if (r_Count == c_DEBOUNCE_LIMIT)
19 r_State <= i_Switch;//same state
20
   r Count <= 0;//reset counter
21
22
23 else
24 r Count <= 0;// just reset
25
26 | assign o_Switch = r_State;
27
28 endmodule
```

This is debounce of each switch. Making the program more accurately and reduce amount of mistake.

### (Code: Sorting)

```
1 'timescale lns / lps
 2 - module sorting(
 3 | input wire clk,
    input [15:0] i_hex,
    output reg [15:0] o hex
       );
    wire switch;
8 | reg clr;
9 | reg [3:0] num1, num2, num3, num4;
10 always@(posedge clk)
11 🖯 begin
12 | numl <= i_hex[3:0];</pre>
14
    num3 <= i hex[11:8];
15 num4 <= i_hex[15:12];
16 🖨 end
17
18 integer i,j;
19 reg [3:0] temp;
20 reg [3:0] NUM [1:4];
21 | always @*
22 | begin
23
     NUM[1] = numl;
     NUM[2] = num2;
24
25
    NUM[3] = num3;
    NUM[4] = num4;
27
     for (i = 5; i > 0; i = i - 1)
28
29 i
     for (j = 1 ; j < i; j = j + 1)
30
      begin
31
            if (NUM[j] < NUM[j + 1])
32
             begin
33
              temp = NUM[j];
             NTIM [ + 1 ] NTIM [ + 1 ] •
```

```
34
               NUM[j] = NUM[j + 1];
35
               NUM[j + 1] = temp;
36
37
38
      end
39 | end
40 | always @(posedge clk)
41 begin
42
          o_hex[3:0] <= NUM[1];
43
          o_hex[7:4] <= NUM[2];
44
          o_hex[11:8] <= NUM[3];
45
          o hex[15:12] <= NUM[4];
46
47 end
48
49
50 🖒 endmodule
51
```

This process will compare number stored in each digit. Program will choose the most far-right number and then compare to the number next to the left, put the number that have least value on the left side and continue comparing. When the number of the most far-left side is surely a least value of number, the program will started again until the logic that we have written is all right and rearrange it.

# **Display Mode**

When OK is pressed switch the program will go to this display mode



#### (Code: Display sorting)

```
`timescale lns / lps
3
     module Display_7seg(
5
     input [15:0] hex,
6
     input clk,
     input clr,
     input on_off,
9
     output reg [6:0] seg,
10
     output reg [3:0] an
11
12
13
     wire [1:0] refresh;
14
     reg [3:0] digit;
15
     wire [3:0] an_en;
16
     reg [19:0] clkdiv;
17
18
     assign refresh = clkdiv[19:18];
19
    assign an_en = 4'bllll; // all turned off from start
20
21
     // quad 4to1 MUX.
22
     always @(posedge clk)
23
24
     case (refresh)
25
     0:digit = hex[3:0];
26
     1:digit = hex[7:4];
27
     2:digit = hex[11:8];
28
     3:digit = hex[15:12];
29
30
     default:digit = hex[3:0];
31
32
     endcase
33
34
     always @(*)
35
     case(digit)
37
     0:seg = 7'b1000000;//0000
    1:seg = 7'b1111001;//0001
38
39 | 2:seg = 7'b0100100;//0010
     3.eea - 7.h0110000.//0011
```

```
40 | 3:seg = 7'b0110000;//0011
41
    4:seg = 7'b0011001;//0100
     5:seg = 7'b0010010;//0101
42
     6:seg = 7'b0000010;//0110
43
   7:seg = 7'bllll000;//0111
44
   8:seg = 7'b0000000;//1000
45
46
    9:seg = 7'b0010000;//1001
47
   default: seg = 7'b00000000; // U
49
50
     endcase
51
52
53
    always @(*)begin
    an=4'b1111; //chage from 1111 to 0000
54
   if (an en[refresh] == 1 && on off == 1)
55
56
   an[refresh] = 0;
57
     else if(on_off == 0)
     an=4'b1111;
58
59
60
61
     //clkdiv
62
   always @(posedge clk or posedge clr) begin
63
     if ( clr == 1)
64
     clkdiv <= 0;
65
     else
66
     clkdiv <= clkdiv+1;
67
     end
68
69
     endmodule
```

The code is used for making bord display value that have been stored in the current variable that we select.

#### Reference:

https://www.nandland.com/vhdl/modules/binary-to-7-segment.html

https://youtu.be/iei1EugtQvQ

How to Debounce a Switch in an FPGA (nandland.com)

DIGITAL SYSTEM DESIGN WITH FPGA book from Mc graw hill Edutcation